Aims of the Conference:
ASP-DAC 2025 is the 30th annual international conference on VLSI design automation in Asia and South Pacific regions, one of the most active regions of design, CAD and fabrication of silicon chips in the world. The conference aims at providing the Asian and South Pacific CAD/DA and Design community with opportunities of presenting recent advances and with forums for future directions in technologies related to design and Electronic Design Automation (EDA). The format of the meeting intends to cultivate and promote productive and constructive interchange of ideas among EDA researchers/designers and system/circuit/device designers. All scientists, engineers, and students who are interested in theoretical and practical aspects of VLSI design and design automation are welcomed to ASP-DAC. ASP-DAC recognizes excellent contributions with the Best Paper Award and 10-Year Retrospective Most Influential Paper Award. Selected papers will be invited to submit the extended version of their work to a Special Issue of Integration, the VLSI Journal.

Areas of Interest:
Original papers in, but not limited to, the following areas are invited.

[1] System-Level Modeling and Design Methodology:
   1. HW/SW co-design/simulation and co-verification
   2. System-level design exploration, synthesis, and optimization
   3. System-level formal verification
   4. System-level modeling, simulation and validation
   5. Networks-on-chip and NoC-based system design

[2] Embedded, Cyberphysical (CSP), IoT Systems and Software:
   1. Many- and multi-core SoC architecture
   2. IP/platform-based SoC design
   3. Dependable architecture
   4. Cyber physical system and Internet of Things
   5. Kernel, middleware, and virtual machine
   6. Cloud and toolchain
   7. Real-time system
   8. Resource allocation for heterogeneous computing platform
   9. Storage software and application
   10. Human computer interface

[3] Memory Architecture and Near/In Memory Computing:
   1. Storage system and memory architecture
   2. On-chip architectures and management: Scratchpads, compiler, controlled memories, etc.
   3. Memory/storage hierarchies and management for emerging memory technologies
   4. Near-memory and in-memory computing

[4] Tools and Design Methods with and for Artificial Intelligence (AI):
   1. Design method for learning on a chip
   2. Deep neural network for EDA
   3. Large language model (LLM) for circuit design and EDA
   4. Tools and design methodologies for edge AI and TinyML
   5. Efficient ML training and inference

[5] Hardware Systems and Architectures for AI:
   1. Hardware, device, architecture, and system-level design for deep neural networks
   2. Hardware acceleration for large language model
   3. Neural network acceleration co-design techniques
   4. Novel reconfigurable architectures, including FPGAs for AI/MLs

[6] Photonic/RF/Analog-Mixed Signal Design:
   1. Analog/mixed-signal/RF synthesis
   2. Analog layout, verification, and simulation techniques
   3. High-frequency electromagnetic simulation of circuit
   4. Mixed-signal design consideration
   5. Communication and computing using photonics

[7] Approximate, Bio-Inspired and Neuromorphic Computing:
   1. Circuit and system techniques for approximate, hyper-dimensional, and stochastic computing
   2. Neuromorphic computing
   3. CAD for approximate and stochastic systems
   4. CAD for bio-inspired and neuromorphic systems

Authors must submit full-length, original papers, with a maximum of 6 pages in PDF format and are recommended to format their papers based on the IEEE template. ASP-DAC does not allow double and/or parallel submissions of similar work to any other conferences, symposiums, and journals. The submission must not include information that serves to identify the authors of the manuscript, such as name(s) or affiliation(s) of the author(s), anywhere in the manuscript, abstract, references and bibliographic citations. While research papers with open-source software are highly encouraged, the authors’ identities need to be anonymized in the submitted paper for the double-blind review process. Issuing the paper as a technical report, posting the paper on a website, or presenting the paper at a workshop that does not publish formally reviewed proceedings, does not disqualify it from appearing in the proceedings. Notice that each paper shall be accompanied by at least one different conference registration at the speaker’s registration rate (e.g., two speaker registrations are needed for presenting two accepted papers). But any registered co-author can present the work at the conference. ACM and IEEE reserve the right to exclude a paper from distribution after the conference (e.g., removal from ACM Digital Library and IEEE Xplore) if the paper is not presented at the conference by any author.

Submission of Papers:
Deadline for abstract submission: 5 PM AOE (Anywhere on earth) July 5 (Fri), 2024
Deadline for PDF uploading: 5 PM AOE (Anywhere on earth) July 12 (Fri), 2024
Announcement of accepted manuscript IDs: Sept. 7 (Sat), 2024
Notification of acceptance: Sept. 9 (Mon), 2024
Deadline for final version: 5 PM AOE (Anywhere on earth) Nov. 1 (Fri), 2024

Call for Papers
ASP-DAC 2025
http://www.aspdac.com/
January 20-23, 2025
Miraikan (The National Museum of Emerging Science and Innovation), Tokyo, Japan

[8] High-Level, Behavioral, and Logic Synthesis and Optimization:
   1. High-level/Behavioral synthesis tool and methodology
   2. Combinational, sequential, and asynchronous logic synthesis
   4. Technology mapping, resource scheduling, allocation and synthesis
   5. Functional, logic, and timing ECO (engineering change order)
   6. Interaction between logic synthesis and physical design

[9] Physical Design and Timing Analysis:
   1. Floorplanning, partitioning, placement and routing optimization
   2. Interconnect planning and synthesis
   3. Clock network synthesis
   4. Post layout and post-silicon optimization
   5. Package/PCB/3D-IC placement and routing
   6. Extraction, TSV, and package modeling
   7. Deterministic/static timing analysis and optimization

[10] Design for Manufacturability/Reliability and Low Power:
   1. Relic detection, lithography-related design and optimization
   2. Reliability under manufacturing variation
   3. Design for manufacturability yield, and defect tolerance
   4. Reliability, robustness, aging, and soft error analysis
   5. Power modeling, analysis and simulation
   6. Low-power design and optimization at circuit and system levels
   7. Thermal aware design and dynamic thermal management
   8. Energy harvesting and battery management
   9. Signal/Power integrity, EM modeling and analysis

   1. ATPG, BIST and DFT
   2. System test and 3D IC test, online test and fault tolerance
   3. Memory test and repair
   4. RTL and gate-level modeling, simulation, and verification
   5. Circuit-level formal verification
   6. Device/circuit-level simulation tool and methodology

[12] Hardware and Embedded Security:
   1. Hardware-based security
   2. Detection and prevention of hardware trojans
   3. Side-channel attacks, fault attacks and countermeasures
   4. Design and CAD for security
   5. Cyberphysical system security
   7. Supply chain security and anti-counterfeiting
   8. Security/privacy for LMM/AMLS

[13] Emerging Devices, Technologies and Applications:
   1. EDA and circuits design for quantum and Ising computing
   2. Nanotechnology: MEMS
   3. Biomedical, biochip, and biodata processing
   4. Edge, fog and cloud computing
   5. Energy-storage/smart-grid-smart-building design and optimization
   6. Automotive system design and optimization
   7. New transistor/device and process technology: spintronic, phase-change, single-electron, 2D materials, etc.

For detailed instructions for submission, please refer to the “Authors’ Guide” at:
http://www.aspdac.com/aspdac2025-tpc@aspdac.com
Paper submission site: https://svejs.jp/aspdac2025/cgi/submit_top.cgi