Enabling Dynamic Assertion-based Verification of Embedded Software through Model-driven Design

Giuseppe Di Guglielmo, Luigi Di Guglielmo, Franco Funmi, Graziano Pravadelli

University of Verona - Department of Computer Science
Email: {name.surname}@univr.it

Abstract—Assertion-based verification (ABV) is more and more used for verification of embedded systems concerning both HW and SW parts. However, ABV methodologies and tools do not apply to HW and SW components in the same way: for HW components, both static ABV and dynamic ABV are widely used; on the contrary, SW components are traditionally verified by means of static ABV, because dynamic approaches are based on simulation assumptions which could not be true during execution of general embedded SW and which cannot be controlled by the assertion language. This paper proposes to exploit model-driven design for guaranteeing such simulation assumptions. Then, it describes an ABV framework for embedded SW, that automatically synthesizes assertion checkers to verify the embedded SW according to the simulation assumptions.

I. INTRODUCTION

In the recent years, assertion-based verification (ABV) [1] has assumed a significant role in verification of embedded systems, concerning both HW and SW parts. ABV relies on the definition of temporal assertions to verify the functional correctness of the design with respect to the expected behavior. Approaches based on ABV can be classified in two main categories: static (i.e., formal) and dynamic (i.e., simulation-based).

In static ABV, assertions, representing design specifications, are written as temporal logic formulas (e.g., LTL, CTL) and they are exhaustively checked against a formal model of the design by exploiting, for example, a model checker. Such an exhaustive reasoning provides the verification engineers with high confidence in system reliability. However, the well-known state-space explosion problem limits the applicability of static ABV to small/medium-size, high-budget and safety-critical projects [2].

On the contrary, thanks to the scalability provided by simulation-based techniques, dynamic ABV approaches are preferred for verifying large designs, which have both reliability requirements and stringent development-cost/time-to-market constraints. In dynamic ABV, assertions are defined by using a formal language, e.g., Property Specification Language (PSL) [3]. Then, they are compiled into assertion checkers, or simply checkers, i.e., modules that capture the behavior of the corresponding assertions and monitor, during simulation, if they hold with respect to the design [4]. In the HW domain, several verification approaches have been proposed by exploiting assertion checkers [1], [5], and dynamic ABV is affirming as a leading strategy in industry to guarantee fast and high-quality verification of HW components [6], [7]. On the contrary, companies, which develop embedded software (ESW), still incur practical problems in adopting dynamic ABV in their design flows [8].

At first, the application of ABV for ESW is hard to achieve due to the high skills required to define effective assertions.

Fig. 1: Integration of dynamic ABV in a MDD approach vs. a traditional (manual) approach.

Project managers encourage SW architects and developers to write assertions, but they have problems with learning PSL, translating informal specifications into assertions, and mastering assertion coding. To overcome such difficulties, predefined libraries of assertion checkers have been proposed in the HW domain, like, for example, the Open Verification Library (OVL) [9], but, to the best of our knowledge, nothing similar is available for ESW. Secondly, existing checker generators are limited to the hardware domain and cannot be easily integrated in an ESW design flow [4], [10], [11]. This is mainly due to the characteristics of ESW, which generally differs from HW descriptions in several aspects. For example, HW descriptions satisfy some simulation assumptions that make very easy their integration with checkers to perform dynamic ABV. On the contrary, ESW is generally far from guaranteeing the same assumptions, and in particular:

- **Timing references**: simulation of HW descriptions exploits either a cycle-based or an event-driven scheduling strategy which makes extremely clear how synchronization between modules happens, and exactly fixes the time when computation reaches a stable condition. Such timing reference provides designers with the exact time when checkers must be activated to verify the behavior of the design. The execution of ESW lacks such a timing reference, thus the checkers are not aware of the right time when ESW computation reaches a stable condition, nor they can control ESW concurrency.
- **Absence of complex data structures**: existing HW checker generators support the creation of assertion checkers according to the Boolean layer of PSL. Reasoning in terms of Boolean data type is straightforward in the HW domain, especially at RTL and gate level. On the contrary, ESW may involve more complex data structures, like...
pointers, unions, etc., which cannot be easily handled by existing checker generators.

- **Variable visibility**: assertion checkers can monitor the behavior of variables which are made visible at the boundary of the module. For HW descriptions, this means primary inputs and outputs and signals, which is enough to predicate about the functionality of the design. On the contrary, the scope of ESW variables is more complex and in some cases, relevant variables can be invisible to the checkers.

Due to such differences between HW and ESW, in a traditional (manual) ESW design approach, the integration between assertion checkers and the ESW under verification is not clear (Figure 1, right). Very often, the set up of a dynamic ABV environment requires an error-prone and tedious manual refinement of both the ESW code and the assertion checkers.

Despite of previous problems, some works, summarized in Section II, have been proposed to extend dynamic ABV towards ESW. However, to the best of our knowledge, none of them proposes a comprehensive solution that addresses all previous practical issues to provide ESW verification engineers with a framework for easy definition of assertions and their subsequent automatic synthesis into checkers suited for dynamic ABV of ESW.

This paper shows how such practical issues can be solved by exploiting the characteristics of *model-driven design* (MDD) [12] (Figure 1, left) based on synchronous models. Then, according to the proposed MDD-aware approach, we present an effective way for automatic generation of assertion checkers targeting ESW verification.

The remaining of the paper is organized as follows. Section II presents related works. Section III describes how model-driven design enables dynamic ABV of ESW. Section IV presents how to automatically synthesize checkers according to the MDD-based solutions described in Section III. Section V deals with experimental results and comparisons with other approaches. Finally, Section VI concerns concluding remarks.

### II. RELATED WORKS

In literature, only few works propose approaches to apply dynamic ABV techniques to the ESW domain. In [13], the authors present a Microsoft-proprietary approach for binding C language with PSL. They define a subset of PSL and use a simulator as an execution platform. In this case, only a relative small set of temporal assertions can be defined, since only equality operator is supported for Boolean expressions, and the simulator limits the type of ESW applications.

Another extension of PSL is proposed in [14], where the authors unify assertion definition for HW and SW by translating their semantics to a common formal semantic basis. In [15], the authors use temporal expressions of e hardware verification language to define checkers. In both cases, temporal expressions are similar, but not compatible with PSL standards.

In [16] the authors propose two approaches based on SystemC. In the first case, ESW is executed on top of an emulated SystemC processor and, every clock cycle, the checkers monitor the variables and functions stored in the memory model. In the second approach, embedded software is translated in SystemC modules which run against checkers.

In this case, timing reference is imposed by introducing an event notified after each statement and the SystemC process is suspended on additional *wait()* statements. In both cases, there are some limitations. The SystemC (co-)simulation and the chosen timing references introduce significant overhead. In particular, clock cycle or statement step may be an excessive fine granularity for efficiently evaluating a sufficient number of assertions. Moreover, defining assertions relying on absolute time may generate significantly large checkers to address the high number of intermediate steps. Finally, it is difficult to define temporal assertions at source-code level, i.e., C applications, in terms of clock cycles.

### III. MODEL-DRIVEN DESIGN FOR DYNAMIC ABV OF EMBEDDED SOFTWARE

Model-driven design refers to the use of graphical-modeling languages that allow to create an abstract model of the intended design. Such a model can, then, be simulated, verified and refined in an iterative manner, very often with the use of automatic tools, till specifications are satisfied. Then, the model is automatically synthesized into the final implementation for the target platform. As a drawback, the designer has limited control on the synthesis process: software-coding choices, e.g., functional partitioning and variable-scope assignment, are delegated to the synthesis tool, which has only to preserve the semantic imposed by the abstract model. However, from the point of view of dynamic ABV, what appears to be a drawback becomes an advantage. In fact, automatic synthesis of ESW prevents designers from implementing code that escapes from a pre-defined template. Thus, it enables the definition of a dynamic ABV approach that overcomes the practical issues summarized in the introduction. In particular, by using MDD, identification of timing references in ESW is extremely clear, complex data structures can be easily handled, and variable visibility, set at the time of the abstract model design, is preserved in the implemented code. Next paragraphs detail how dynamic ABV can be applied to ESW by exploiting the features of the radCASE industrial MDD tool [17]. Indeed, the same features are provided by several other MDD tools (e.g., [18], [19], [20]).

#### A. Timing references

Let us consider the piece of code and the assertion reported in Figure 2. By adopting the single statement as timing reference [16], the checker corresponding to the assertion is evaluated in states $s_1, \ldots, s_4$. For states $s_2$ and $s_3$, $a$ is set to `true` and $b$ not yet, thus the assertion is false, but does this `really` violate the intent of the verification engineer? Indeed, states $s_1, \ldots, s_3$ should be considered unstable, because the

```plaintext
bool a, b, c;
{
  c = true;
  ...  
  a = c;
  ...  
  if (a)
    ...  
  b = true;
  ...
}
```

![Fig. 2: Is the assertion really violated in these states?](image)

In both approaches, assertions at source-code level, i.e., C applications, in terms of clock cycles.

---

**timing references**

- **Variable visibility**: assertion checkers can monitor the behavior of variables which are made visible at the boundary of the module. For HW descriptions, this means primary inputs and outputs and signals, which is enough to predicate about the functionality of the design. On the contrary, the scope of ESW variables is more complex and in some cases, relevant variables can be invisible to the checkers.

Due to such differences between HW and ESW, in a traditional (manual) ESW design approach, the integration between assertion checkers and the ESW under verification is not clear (Figure 1, right). Very often, the set up of a dynamic ABV environment requires an error-prone and tedious manual refinement of both the ESW code and the assertion checkers.

Despite of previous problems, some works, summarized in Section II, have been proposed to extend dynamic ABV towards ESW. However, to the best of our knowledge, none of them proposes a comprehensive solution that addresses all previous practical issues to provide ESW verification engineers with a framework for easy definition of assertions and their subsequent automatic synthesis into checkers suited for dynamic ABV of ESW.

This paper shows how such practical issues can be solved by exploiting the characteristics of *model-driven design* (MDD) [12] (Figure 1, left) based on synchronous models. Then, according to the proposed MDD-aware approach, we present an effective way for automatic generation of assertion checkers targeting ESW verification.

The remaining of the paper is organized as follows. Section II presents related works. Section III describes how model-driven design enables dynamic ABV of ESW. Section IV presents how to automatically synthesize checkers according to the MDD-based solutions described in Section III. Section V deals with experimental results and comparisons with other approaches. Finally, Section VI concerns concluding remarks.

### II. RELATED WORKS

In literature, only few works propose approaches to apply dynamic ABV techniques to the ESW domain. In [13], the authors present a Microsoft-proprietary approach for binding C language with PSL. They define a subset of PSL and use a simulator as an execution platform. In this case, only a relative small set of temporal assertions can be defined, since only equality operator is supported for Boolean expressions, and the simulator limits the type of ESW applications.

Another extension of PSL is proposed in [14], where the authors unify assertion definition for HW and SW by translating their semantics to a common formal semantic basis. In [15], the authors use temporal expressions of e hardware verification language to define checkers. In both cases, temporal expressions are similar, but not compatible with PSL standards.

In [16] the authors propose two approaches based on SystemC. In the first case, ESW is executed on top of an emulated SystemC processor and, every clock cycle, the checkers monitor the variables and functions stored in the memory model. In the second approach, embedded software is translated in SystemC modules which run against checkers.

In this case, timing reference is imposed by introducing an event notified after each statement and the SystemC process is suspended on additional wait() statements. In both cases, there are some limitations. The SystemC (co-)simulation and the chosen timing references introduce significant overhead. In particular, clock cycle or statement step may be an excessive fine granularity for efficiently evaluating a sufficient number of assertions. Moreover, defining assertions relying on absolute time may generate significantly large checkers to address the high number of intermediate steps. Finally, it is difficult to define temporal assertions at source-code level, i.e., C applications, in terms of clock cycles.

### III. MODEL-DRIVEN DESIGN FOR DYNAMIC ABV OF EMBEDDED SOFTWARE

Model-driven design refers to the use of graphical-modeling languages that allow to create an abstract model of the intended design. Such a model can, then, be simulated, verified and refined in an iterative manner, very often with the use of automatic tools, till specifications are satisfied. Then, the model is automatically synthesized into the final implementation for the target platform. As a drawback, the designer has limited control on the synthesis process: software-coding choices, e.g., functional partitioning and variable-scope assignment, are delegated to the synthesis tool, which has only to preserve the semantic imposed by the abstract model. However, from the point of view of dynamic ABV, what appears to be a drawback becomes an advantage. In fact, automatic synthesis of ESW prevents designers from implementing code that escapes from a pre-defined template. Thus, it enables the definition of a dynamic ABV approach that overcomes the practical issues summarized in the introduction. In particular, by using MDD, identification of timing references in ESW is extremely clear, complex data structures can be easily handled, and variable visibility, set at the time of the abstract model design, is preserved in the implemented code. Next paragraphs detail how dynamic ABV can be applied to ESW by exploiting the features of the radCASE industrial MDD tool [17]. Indeed, the same features are provided by several other MDD tools (e.g., [18], [19], [20]).

#### A. Timing references

Let us consider the piece of code and the assertion reported in Figure 2. By adopting the single statement as timing reference [16], the checker corresponding to the assertion is evaluated in states $s_1, \ldots, s_4$. For states $s_2$ and $s_3$, $a$ is set to `true` and $b$ not yet, thus the assertion is false, but does this `really` violate the intent of the verification engineer? Indeed, states $s_1, \ldots, s_3$ should be considered unstable, because the
computation is still on-going. Unstable states characterize (embedded) software and may provide incorrect responses in terms of verification. Such unstable states are similar to the intermediate configurations, which characterize cycle-based or event-driven simulation of hardware descriptions. To overcome this issue, dynamic ABV in the HW evaluates temporal assertions when the system reaches a synchronization event, e.g., a clock event. Thus, by exploiting the timing reference which characterizes MDD approaches, we propose to adopt a similar strategy to identify the exact time when checkers must be activated to verify ESW.

In this work, we adopt the terminology model-driven design to refer specifically to ESW developed by using synchronous dataflow languages and models, which are similar to the ones provided with IAR VisualState [18], MathWorks Simulink [19] and Esterel Technologies SCADE Suite [20].

In a synchronous-modeling environment, components are designed as part of a single application: the synchronous model latches its inputs at the start of a computation step, computes the next system state and related outputs as a single atomic step, and communicates between components using dataflow signals. Signals consist of data values that are aligned with global clock ticks.

Such a synchronous model has affirmed for ESW design of safety critical avionics and automotive applications [21]. It differs from the more general class of modeling languages that includes support for asynchronous and concurrent execution of components and message passing [22]. The synchronous nature of such a model-driven class of ESW provides a native timing reference for triggering temporal assertions during dynamic ABV.

Let us consider Statecharts, i.e., a synchronous data-flow model, adopted by radCASE. They extend finite state machines with concepts of hierarchy, concurrency, and priority.

By using Statecharts, designers describe ESW functionalities in a concurrent, HW-like manner, then the MDD tool compiles away the concurrency. In particular, the synthesis process of radCASE represents Statecharts as a hierarchical switch-case construction, where each level of the state machine is a switch-case statement and the first-level machine is modeled as a separate function. In case of concurrency, the machines, i.e., function calls, are synthesized and ordered according to the priority specified by the designer. Figure 3(a) reports an example of a system composed of three modules. The simulation semantic of the synchronous model requires to traverse a transition at-a-time for each Statechart, i.e., the dashed transitions in the figure. When the last scheduled Statechart advances, the overall system moves in a new (stable) state, i.e., the filled states in the figure, and it is ready for the next step. radCASE synthesizes the Statecharts of the example as C-language functions scheduled and executed in a loop (Figure 3(b)): first, the inputs are read; then, each of the machines evolves; the stable state is reached after the last function returns; finally, outputs are written.

In our proposal, checkers are activated only at the end of the loop of the model-driven ESW application, when each Statechart has executed at most one transition and the stable state is reached. Activation of checkers at a higher or lower rate may lead to their incorrect evaluation. Figure 4 shows different timing references for ESW. The meaning of clock and instruction timing is obvious, while we indicate, respectively, as transition and model synchronization timing, the instant when each single transition inside every Statecharts completes, and the instant when each Statechart has executed at most one transition and all are waiting for the next iteration of the main loop. Only model synchronization timing provides the right time for checker evaluation.

B. Variable visibility

C and C++ are the main used languages in the industry for the implementation of ESW applications [23]. Differently from HW description languages, e.g., VHDL, variables in C/C++ can be either of global or local scope. A global variable is a variable declared in the main body of the source code, outside all functions, while a local variable is declared within a function body or a block. Global variables can be referred from anywhere in the code, vice versa the scope of local variables is limited to the block where they are declared.

This may compromise the dynamic ABV of ESW: verification engineers define assertions starting from system specifications and, in first instance, ignoring some of the implementation details; as well, designers build the system by refining the specifications in an actual implementation unaware of verification requirements. In particular, temporal assertions may predicate over both input/output parameters and internal variables. When assertions are synthesized in checkers, i.e., C functions, frequently some of the variables are out of the scope of the checker, i.e., not visible. This requires code refactoring, which is a time-consuming and error-prone activity (e.g., variable name clashing).

The integration of temporal assertion definition in the MDD environment easily addresses this issue, since each variable involved in the assertions can be automatically synthesized in the global scope of the application avoiding name clashing.

C. Complex data-structure

PSL, being an extension of LTL and CTL temporal logics towards HW design, natively supports the specification of
temporal assertions based on Boolean expressions. It supports also relational expressions on a restricted set of operands (integers, Booleans, bit vectors) which evaluates on a Boolean. Notice that RTL and gate-level HW descriptions can be easily brought down to the Boolean level, for example see Figure 5(a). On the contrary, temporal assertions for ESW may involve more complex conditional expressions, since C language is rich of data types, e.g., floats, pointers, structures, unions. But PSL does not support such data types. Figure 5(b) reports a temporal assertion defined for an ESW application. Its meaning is the same as in Figure 5(a), but the Boolean expression is built on top of more complex types and data-structures.

To take care of such a complexity, our checker generator synthesizes PSL formulas into checkers by adopting a satellite-based approach (details are in Section IV). A satellite is an arbitrary complex Boolean expression wrapped in a C function, that is not part of the checker temporal semantics. Because of the adoption of a MDD environment, satellite definition can be automatically derived from assertions and ESW model. The ESW model stores the information about the variables data type, e.g., floats, pointers, structures, unions. But PSL does not support such data types. Figure 5(b) reports a temporal assertion defined for an ESW application. Its meaning is the same as in Figure 5(a), but the Boolean expression is built on top of more complex types and data-structures.

IV. ASSERTION CHECKERS FOR EMBEDDED SOFTWARE

According to the ideas summarized in Section III, we implemented a framework for both assertion definition and checker generation. Describing how the semantics of an assertion is synthesized, i.e., the synthesis algorithm, is out of the scope of this paper (Section V shows that our checker generator is comparable with state-of-the-art checker generators for HW, concerning the support for PSL). Instead, we intend to highlight that our framework, by exploiting MDD features, handles variable visibility and complex data structures, and it supports exact identification of timing references for checker evaluation.

Variable visibility is guaranteed by the graphical editor that guides the assertion definition. A complete description of such a tool is out of the scope of this paper, since it has been already published in [24] for HW verification. Such an editor provides the user with all the design information necessary for completing parametric templates that will be automatically translated into PSL assertions. In the present work, we extend the editor to embedded software. In particular, what is important to emphasize is the role that the graphical editor plays in ensuring the right variable visibility to the designer during assertion definition. It analyzes the Statecharts representation, from which the ESW is synthesized, and it extracts structural information (i.e., module hierarchy, variable scope, etc.) to support the formalization of the ESW specifications into assertions. Thus, the tool is able to predict the functions definition that will be synthesized into the final ESW code. In this way, it provides the designer with all the formal parameters and variables organized by scopes. Then, variables referred by the designer into the assertions, are marked as visible within the Statechart model. As a consequence, these variables are synthesized in the ESW implementation in such a way they can be accessed by the assertion checkers. This prevents the designer from defining assertions involving variables that either will not be part of the ESW implementation or will not be accessible.

Support for complex data structures and identification of timing references are handled by the checker generator engine (CG). The CG synthesizes an assertion into compact procedural C-code functions that can be distinguished in: logic, wrapper and checking functions.

The logic functions (one for each assertion) implement the semantics of the checker. Logic function definition differs according to the assertion, but their signature is always characterized by the following set of Boolean parameters (Figure 7):

- the enable parameter is used to start the assertion evaluation in any instant of the simulation, and, in particular, to prevent a checker from scanning variables strictly before they have been initialized (i.e., in the unstable initial states);
- the reset parameter is used to (re-)initialize the checker to its initial configuration every time a new assertion evaluation has to be started;
- the fail parameter is set by the checker to notify an assertion violation;
- finally, the Boolean parameters $v_0 \ldots v_n$ represent the minimal subformulas of the assertion. The values of
these minimal subformulas are retrieved by the wrapper function associated to each logic function.

For lack of space, Figure 7 does not report the logic function implementation, but the handling of complex data structures is independent from it.

The wrapper function (Figure 6) contains the satellite expressions (lines 22-25) that handle the use of ESW complex data structures inside PSL assertions. These expressions act as actual parameters to call the corresponding logic function (line 28). The satellite expressions implement the minimal subformulas of a PSL assertion (e.g., thermo.Heating = On, thermo.Temperature > (thermo.Setpoint - thermo.Hysteresis), thermo.Heating = Off). They are automatically extracted from the data dump of the corresponding PSL assertion created by the assertion editor. Notice that, the data dump stores the name of the ESW variables involved into satellite expressions, as well as the variables type. In this way, the CG correctly retrieves, from a structure containing all the global variables defined in the ESW (i.e., sys, line 2), the value of variables (lines 16-19) used to evaluate the satellite expressions.

The checking function (Figure 8) is used to perform a verification step when a stable configuration of the ESW is reached. It executes all the synthesized checkers by calling the corresponding wrapper functions (e.g., checker_wrapper, line 11). Moreover, it manages a log file in which it stores the simulation traces (i.e., variable evolution). At each invocation, labeled with a time stamp inside the log file, the current values of variables are recorded (line 9) and, error notification is reported whenever an assertion violation occurs (lines 12-13). In this way, simulation traces can be used for debugging purposes. In fact, the trace portion that precedes an error message inside the log file represents a counterexample to the satisfiability of the assertion.

V. EXPERIMENTAL ANALYSIS

The proposed dynamic ABV methodology for ESW has been evaluated from two points of view: (i) efficiency and effectiveness, and (ii) quality of the checker generation.

A. ABV efficiency and effectiveness

The proposed approach has been implemented in radCHECK [25], as an extension of the radCASE virtual prototyping simulator, by integrating the assertion editor and the checker generator.

### Table I: Case-studies characteristics.

<table>
<thead>
<tr>
<th>Design</th>
<th>Specs</th>
<th>Modules</th>
<th>LoC</th>
<th>Asserts</th>
</tr>
</thead>
<tbody>
<tr>
<td>DSC</td>
<td>25</td>
<td>93</td>
<td>26000</td>
<td>211</td>
</tr>
<tr>
<td>Tridomix</td>
<td>12</td>
<td>18</td>
<td>10782</td>
<td>163</td>
</tr>
<tr>
<td>Desal</td>
<td>10</td>
<td>28</td>
<td>5319</td>
<td>113</td>
</tr>
<tr>
<td>HV</td>
<td>7</td>
<td>18</td>
<td>2626</td>
<td>88</td>
</tr>
<tr>
<td>Sewing</td>
<td>40</td>
<td>164</td>
<td>120638</td>
<td>258</td>
</tr>
</tbody>
</table>

### Table II: ABV efficiency and effectiveness.

<table>
<thead>
<tr>
<th>Design</th>
<th>Asserts</th>
<th>MSync</th>
<th>FN/P</th>
<th>Time</th>
<th>Trans</th>
<th>FN/P</th>
<th>Time</th>
</tr>
</thead>
<tbody>
<tr>
<td>DSC</td>
<td>211</td>
<td>1</td>
<td>90</td>
<td>84</td>
<td>27</td>
<td>2888</td>
<td>184</td>
</tr>
<tr>
<td>Tridomix</td>
<td>163</td>
<td>0</td>
<td>36</td>
<td>42</td>
<td>32</td>
<td>32</td>
<td>139</td>
</tr>
<tr>
<td>Desal</td>
<td>113</td>
<td>0</td>
<td>17</td>
<td>32</td>
<td>16</td>
<td>337</td>
<td>102</td>
</tr>
<tr>
<td>HV</td>
<td>88</td>
<td>0</td>
<td>11</td>
<td>29</td>
<td>16.8</td>
<td>168</td>
<td>72</td>
</tr>
<tr>
<td>Sewing</td>
<td>258</td>
<td>0</td>
<td>161</td>
<td>52</td>
<td>4577</td>
<td>213</td>
<td>226146</td>
</tr>
</tbody>
</table>

*Time is expressed in seconds.*

Table I reports the characteristics of some industrial ESW for control and automation systems, that have been developed with radCASE. In particular, column Design reports the design name; Specs is the number of pages in the specification and requirement document (in natural language); Modules is the number of the Statecharts modules in the radCASE model; LoC is line of code of the synthesized ESW; finally, Asserts is the number of assertions which engineers defined for the ESW verification.

We have compared the efficiency and effectiveness of the proposed dynamic ABV for embedded software with respect to different timing references. In particular, we measure the efficiency in terms of execution time of the ESW running with checkers; we evaluate the effectiveness of the adopted timing reference by counting the number of false negatives and false positives which arise during the checker simulations. A false negative (positive) occurs when the checker indicates that an assertion does not hold (hold) when it really does (does not).

Table II reports such an analysis. Column Design and Asserts report the design name and number of associated assertions, respectively; column MSync reports the results of our approach, which evaluates checkers according to the model synchronization timing; Trans refers to the transition timing; finally, Instr refers to instruction timing, as described in [16]. For each approach, FN/P is the number of false negatives or false positives which occur, and Time is the execution time in seconds. We have simulated each design in the radCASE/radCHECK environment with the respective test suites containing approximately $10^5$ test vectors.

As expected, since all designs meet the specifications, we do
not have false negatives/positives in case of using the model synchronization timing reference. Vice versa, we can observe that false negatives/positives occur adopting different timing reference: typically this is due to assertions that predicate over variables before a stable condition is reached (e.g. Figure 2). In particular, the number of false negatives/positives is greater when assertions are evaluated according to the instruction timing. Whereas, in case of transition timing, only assertions whose variables span over different modules may be affected by false negatives/positives.

Finally, increasing the checker-evaluation rate significantly impacts the overall execution time, as columns Time show.

B. Checker generation

The characteristics of our checker generation engine have been compared with two state-of-the-art checker generators for HW. In particular, Table III reports the set of PSL operators supported by our tool (CG) w.r.t. FoCs [10] and MBAC [4].

<table>
<thead>
<tr>
<th>PSL operator</th>
<th>CG</th>
<th>PSL operator</th>
<th>CG</th>
</tr>
</thead>
<tbody>
<tr>
<td>next, next_a, next_e family</td>
<td>✓✓ ✓</td>
<td>next, next_a, next_e family</td>
<td>✓✓ ✓</td>
</tr>
<tr>
<td>next! family</td>
<td>✓✓ ✓</td>
<td>next! family</td>
<td>✓✓ ✓</td>
</tr>
<tr>
<td>next! family</td>
<td>✓✓ ✓</td>
<td>next! family</td>
<td>✓✓ ✓</td>
</tr>
<tr>
<td>next! family</td>
<td>✓✓ ✓</td>
<td>next! family</td>
<td>✓✓ ✓</td>
</tr>
<tr>
<td>before family</td>
<td>✓✓ ✓</td>
<td>before family</td>
<td>✓✓ ✓</td>
</tr>
<tr>
<td>until family</td>
<td>✓✓ ✓</td>
<td>until family</td>
<td>✓✓ ✓</td>
</tr>
<tr>
<td>eventually! family</td>
<td>✓✓ ✓</td>
<td>eventually! family</td>
<td>✓✓ ✓</td>
</tr>
<tr>
<td>logical FL operators</td>
<td>✓✓ ✓</td>
<td>logical FL operators</td>
<td>✓✓ ✓</td>
</tr>
<tr>
<td>SERE suffix implication</td>
<td>✓✓ ✓</td>
<td>SERE suffix implication</td>
<td>✓✓ ✓</td>
</tr>
<tr>
<td>SERE non-consecutive repetition</td>
<td>✓✓ ✓</td>
<td>SERE non-consecutive repetition</td>
<td>✓✓ ✓</td>
</tr>
<tr>
<td>SERE goto repetition</td>
<td>✓✓ ✓</td>
<td>SERE goto repetition</td>
<td>✓✓ ✓</td>
</tr>
<tr>
<td>SERE or</td>
<td>✓✓ ✓</td>
<td>SERE or</td>
<td>✓✓ ✓</td>
</tr>
<tr>
<td>SERE non-length-matching and SERE length-matching and</td>
<td>✓✓ ✓</td>
<td>SERE non-length-matching and SERE length-matching and</td>
<td>✓✓ ✓</td>
</tr>
</tbody>
</table>

* not supported on the RHS of the suffix implication operator

It is worth noting that our CG supports more operators w.r.t. FoCs but, unlike MBAC, it introduces some restrictions on the SERE operators. This is due to the fact that the generation of a procedural code implementation of the “or”, the “length-matching and” and the “non-length matching and” operators on the right-hand-side (RHS) of a suffix implication requires further investigation for guaranteeing the correctness of the checker. On the contrary, the checker implementation generated by MBAC seems to not suffer of this problem. However, MBAC has been explicitly developed for supporting the generation of checker in the hardware-context, while, our CG generates C-code checkers to be used for dynamic ABV of ESW.

VI. CONCLUDING REMARKS

The paper showed how model-driven design enables dynamic ABV for embedded SW. Differences between HW descriptions and ESW applications, which prevent an easy porting of HW-oriented ABV methodologies towards ESW, have been discussed. Then, MDD-based solutions have been proposed to solve practical issues concerning integration of assertion checkers in ESW simulation. In particular, we showed that following an MDD approach allows to identify the right instants for checker evaluation, as well as it provides support for handling of variable visibility and complex data-structure inside ESW code. The proposed solutions have been implemented in a dynamic ABV framework composed of an assertion editor and a checker generator which has been integrated in an industrial MDD environment for control and automation ESW. Experimental results highlighted the effectiveness and the efficiency of the proposed solutions.

REFERENCES