Synthesis of System Verilog Assertions

Sayantan Das  Rizi Mohanty  Pallab Dasgupta  P.P. Chakrabarti
Department of Computer Science & Engineering
Indian Institute of Technology Kharagpur, India.

Abstract

In recent years, Assertion-Based Verification is being widely accepted as a key technology in the pre-silicon validation of system-on-chip (SOC) designs. The System Verilog language integrates the specification of assertions with the hardware description. In this paper we show that there are several compelling reasons for synthesizing assertions in hardware, and present an approach for synthesizing System Verilog Assertions (SVA) in hardware. Our method investigates the structure of SVA properties and decomposes them into simple communicating parallel hardware units that together act as a monitor for the property. We present a tool that performs this synthesis, and also show that the chip area required by the monitors for a industry standard ABV IP for the ARM AMBA AHB protocol is quite modest.

1. Introduction

Assertion-Based Verification (ABV) is assuming a significant role in the design validation flow of chip design companies. In recent times active participation from the design and EDA industries have led to the adoption of several formal languages for assertion specification. These include Forspec (of Intel) [2], Sugar/PSL (of IBM/Accelera) [7] and OVA (of Synopsys) [5]. Several companies are developing / marketing ABV verification IPs for standard protocols, like PCI Bus [6], ARM AMBA Bus [1], and Hypertransport [3].

More recently, System Verilog [9] has integrated the specification of assertions with the core hardware description language. The intent of specifying assertions within the design is to enable the simulator to check the assertions during simulation. Thus, the assertions are not treated as part of the synthesizable Verilog code, rather they are treated as properties that are expected to hold on the design.

This paper studies the problem of synthesizing SVA checkers in hardware. There are three interesting reasons that motivate us to investigate this, namely:

1. To extend ABV to hardware emulation and early design prototypes (such as FPGA),
2. For debugging post-silicon violations of temporal properties, and
3. To enable the System Verilog designer to design circuit components that are triggered by complex temporal behavior of the other components.

The first of the above requirements comes mainly from ASIC designers who regularly create early prototypes of their design and use emulation to beat the simulation bottleneck in validation. It is usually very difficult to debug violation of complex temporal properties during emulation, which is one of the motivating reasons to study the option of synthesizing SVA checkers in hardware.

The second requirement will increasingly become important in large (and costly) designs, because companies want to debug the reasons for failure in specific situations. Currently finding out the violation of a temporal event after tapeout is an extremely complex problem. Built-in checkers will provide valuable insights to the cause of failure.

We believe that the third requirement will be a key issue in future design practices. In many safety-critical applications, the designer would like the design to recover from (static or intermittent) temporal faults if they exist. This can be achieved by enabling the triggering of the recovery module on a match of the checker, modeling the temporal fault.

This paper investigates the problem of synthesizing monitors for SVA. Our objective is not to synthesize a universal checker that accepts any SVA property and monitors it, but to create dedicated monitors for the given properties. The advantage of creating monitors in hardware is that the monitors for individual properties can work in parallel and hence does not suffer from the state-explosion problem.

It may be pointed out that there has been previous attempts to use pre-defined monitors. Notable among these are the OVL library [11, 4] and IBM’s FOCs [8]. However none of these papers presents the details of synthesizing SVA.

2. SVA Introduction

This section outlines the structure of SVA. The building blocks of SVA are called Sequence Expressions (SE),
that are used to describe the temporal behavior of a system. The most basic sequence expressions are the signals and Boolean expressions over the signals. Temporal sequence expressions can be constructed by using the time range operators. The syntax of a SE is defined as follows:

- \( \text{SE} \rightarrow \text{SE} \ \text{TIME\_RANGE} \ \text{SE} \ | \ \text{SE} \ \text{BOOLEAN}\_ABBREV \ | \ \text{SE} \ \text{SEQUENCE\_OP} \ \text{SE} \ | \ \text{first\_match}(\text{SE}) \ | \ \text{EXP} \ \text{throughout} \ \text{SE} \ | \ \text{EXP} \ | \ (\text{SE}). \)
- \( \text{TIME\_RANGE} \rightarrow \#\#k \ | \ #\#[k_1 : k_2] \)
- \( \text{BOOLEAN}\_ABBREV \rightarrow \[*k] \ | \ [*k_1 : k_2] \ | \ [*>k_1 : k_2] \ | \ [\equiv k_1 : k_2] \)
- \( \text{SEQUENCE\_OP} \rightarrow \text{and} \ | \ \text{or} \ | \ \text{intersect} \ | \ \text{within}. \)
- \( \text{EXP} \rightarrow \text{EXP} \ | \ \text{EXP} \ \&\& \ \text{EXP} \ | \ !\text{EXP} \ | \ p, p \) is a Boolean signal

The structure of a SVA property is as follows:

\[
\text{PROPERTY} \rightarrow \text{property} \ \text{PROP\_EXP} \ \text{endproperty}
\]

where \( \text{PROP\_EXP} \) can be of two types, namely:

\[
\text{[CLOCK\_EVENT]} \ [\text{disableiff} \ \text{EXP}] \ \text{not} \ \text{SE} \ | \ [\text{disableiff} \ \text{EXP}] \ \text{not} \ \text{SE} \ \text{or}, \ \text{[CLOCK\_EVENT]} \ [\text{disableiff} \ \text{EXP}] \ \text{not} \ \text{SE} \ | \ [\text{disableiff} \ \text{EXP}] \ \text{not} \ \text{SE}
\]

In the above forms:

- \( \text{CLOCK\_EVENT} \) represents the name of the clock against which the property is evaluated.
- \( \text{disableiff} \ \text{EXP} \) allows the user to specify asynchronous reset. If the \( \text{EXP} \) becomes true then the evaluation stops and the property is accepted as true.
- The \( \text{not} \) operator before a sequence expression \( s \) implies that whenever \( s \) matches, \( \text{not} \ s \) fails and vice-versa.
- \( \Rightarrow \text{and} \rightarrow \) are implication operators differing by the fact that the start match of the consequent part may start at the same time stamp at which the antecedent matches or one time stamp later, depending on the implication operator being \( \Rightarrow \) or \( \rightarrow \) respectively.

The Appendix 3 in [9] suggests that the operators \( \text{or}\_\text{intersect}, \ [*N_1 : N_2], \ #\# [N_1 : N_2] \) and \( \text{first\_match} \) are sufficient to describe any sequence expression in SVA.

### 2.1. Distribution of disjunction

Sequence expressions that have the semantics of disjunction can give out of order match i.e. the match corresponding to a given start may appear after the match of a later start. Consider the following sequence expression \( S = ((s_1 \ \text{or} \ s_2) \ \text{intersect} \ s_3) \). Confirming to the semantics of \( \text{intersect} \ S \) will match if one of \( s_1 \) or \( s_2 \) and \( s_3 \) matches at the same time. The occurrence of a match of \( s_3 \) and one of \( s_1 \) or \( s_2 \) is not a sufficient condition to determine a match of \( S \) because the two match outputs might correspond to two different start signals. Storing the corresponding start signal for each match is impractical because this would require the information to be stored in all the states of the checker leading to large memory requirement for synthesizing them. Thus in absence of this information it is impossible to determine whether the match outputs of \( s_1 \) or \( s_2 \) and \( s_3 \) corresponds to the same start signal unless the match outputs are ordered. Thus we define the flattening function \( F(s) \) to remove the disjunctions which causes the above problem.

1. \( F(B) \equiv B \) //Where \( B \) is boolean
2. \( F(s_1 \ #\# k \ s_2) \equiv F(s_1) \ #\# F(s_2) \)
3. \( F(s_1 \ #\# [k_1 : k_2] \ s_2) \equiv F(s_1) \ #\# k_1 \ s_2) \) or \( \cdots \) or \( F(s_1 \ #\# k_2 s_2) \)
4. \( F(s_1 \ #\# [k_1 : k_2] s_2) \equiv F(F(s_1) \ #\# [k_1 : k_2] F(s_2)) \)
5. \( F(s_1[*k]) \equiv F(s_1) \ #\# 1 F(s_1) \ #\# 1 \ldots \ #\# 1 F(s_1) \)
6. \( F(s_1[*k_1 : k_2] \ s_2) \equiv F(s_1) \ #\# 1 F(s_1) \ #\# s_2) \)
7. \( F(s_1[*k_1 : k_2] \ s_2) \equiv F(F(s_1) \ #\# [k_1 : k_2] F(s_3)) \)
8. \( F((s_1 \ \text{or} \ s_2)[k_1 : k_2] s_3) \equiv (F(s_1) \ #\# [k_1 : k_2] F(s_3)) \) or \( (F(s_2) \ #\# [k_1 : k_2] F(s_3)) \)
9. \( F((s_1 \ \text{or} \ s_2)[*k_1 : k_2] s_3) \equiv F(s_1) \ [k_1 : k_2] F(s_3) \) or \( F(s_2) \ [k_1 : k_2] F(s_3) \)
10. \( F((s_1 \ \text{or} \ s_2) \ \text{intersect} \ s_3) \equiv (F(s_1) \ \text{intersect} \ F(s_3)) \) or \( (F(s_2) \ \text{intersect} \ F(s_3)) \)
11. \( F(\text{first\_match}(s)) \equiv \text{first\_match}(F(s)) \)

In rules 8-10, if \( s_3 \) contains an \( or \) operator, then the distribution is symmetrical. In case of \( \text{intersection} \) operator if one of it’s operand is of bounded and the other is unbounded then the unbounded length sequence expression can be decomposed appropriately to match the bounded length operand of the intersection. For example (a \#\#[2 : S] b) \text{intersect} (c \#\#4 d) can be equivalently written as (a \#\#4 b) \text{intersect} (c \#\#4 d) as other possibilities will always resolve to false. Also for similar reason (a \*2 : S) \#\#1 b) \text{intersect} (c \#\#4 d) can be equivalently re-written as (a \*3 \#\#1 b) \text{intersect} (c \#\#4 d) as other possibilities will always resolve to false. Note that recursive application of \( F \) ensures that the sequence expression operands of \( \text{intersect} \) are disjunction free and hence will always give in-order match.

![Figure 1. Basic sequence expression block](image)

### 3. Sequence Expression Synthesis Algorithm

We use a divide-and-conquer approach for synthesis of sequence expression. The basic idea is to break the sequence expressions as a sequence of expressions concatenated with the corresponding time range expressions. The checkers recognizing these smaller sequence expressions
are then interconnected so that they communicate among each other to determine a match or fail of the actual sequence expression. Every checker generated by our algorithm (as shown in Fig 1 (a)) has an input, start(S), which triggers the start of checking and a single output match(M) which indicates the match of an expression. There is also a reset input for each block, on a high reset each block moves to it’s initial state and waits for the start. We also have a DelayFSM(D) block as shown in Fig 1 (b), having a single input, start(S), a single output, match(M), and a delay parameter, D. On receiving the start input this block waits for D cycles and then asserts the match output. Another variant of this block, called the IDelayFSM block is shown in Fig 1 (c), is parameterized by a delay interval, [k1, k2]. On receiving the start input this block waits for k1 cycles and then asserts the match output for the next k2 − k1 cycles. If k2 is S then the block will hold the match output high till the end of simulation after the first k1 cycles. Both these blocks are synthesized as finite state machines. We define a function L(s), which returns the lower bound on the number of time steps required by a sequence expression s to match.

We have divided the total set of SVA into 4 sub groups namely, Simple Sequence Expression (SSE), Interval Sequence Expression (ISE), Complex Sequence Expression (CSE) and Unbounded Sequence Expression (USE).

3.1. Synthesizing SSE and ISE

This subsection defines SSE and ISE and describes the algorithms for synthesizing them. SSE and ISE are sequence expressions formed by Boolean expressions, TIME RANGE operator and the SEQUENCE OP only.

The following two algorithms outlines our method for synthesizing SSE and ISE. The reader may refer to [9] for the detailed semantics of these operators. In all the Figures referred in our synthesis algorithms ‘S’ represent the start input and ‘M’ represents the match output.

Algorithm 1 (h) SynthSSE( s : SSE )

If s = s1 ⟨ op ⟩ s2 where s1 and s2 are SSE, we use M1 and M2 to denote SynthSSE(s1) and SynthSSE(s2) respectively.

- case s = EXP  //EXP: a Boolean expression
  s is synthesized as a combinational block.

- case s = s1 ## s2
  let M3 = DelayFSM(k). M1 identifies a match of s1 and triggers M3, which then gives out a match k cycles later to trigger M2. M2 identifies the match of s2. The match output of M3 is used as the match output of the checker.

- case s = s1 [k]
  synthesize k copies of M1 namely M11, M12, . . . , M1k. The M1k block is then connected to the M1k+1 block using a DelayFSM(1) block. The match output of M1k is used as the match output of the checker.

Algorithm 2 (h) SynthISE( s : ISE )

If s = s1 ⟨ op ⟩ s2 where s1 and s2 are ISE, we use M1 and M2 to denote SynthISE(s1) and SynthISE(s2) respectively.

- case s = s1 #[k1 : k2]  
  M3 = DelayFSM(k1, k2). M1 identifies a match of s1 and triggers M3, which waits for k1 cycles and then gives out matches for the next k2 − k1 cycles each triggering M2. The match of M2 is used as the match output of the checker.

- case s = s1[*k]  
  create k2 copies of the block M1 and connect them in the same manner like the checker creation for s1[*k2]. However, the final match output of the checker is obtained by connecting the match outputs of the last (k2 − k1) blocks by an OR-gate.

3.2. Synthesizing CSE

CSE consists of sequence expressions containing operators or, first_match, and intersect. However CSE is a proper super set of SSE and ISE. In this algorithm we assume that the sequence expressions which appear to the left or right of the intersect are all SSE. Sequence expressions which defines temporal behavior over unbounded time are synthesized differently and is explained later in the Subsection 3.3.
3.3. Synthesizing USE

This sub-section addresses the problem of synthesizing sequence expressions which expresses unbounded temporal behavior. But first we identify expressions which cannot be synthesized in bounded area.

\[ \text{case } s = s_1 \# \# [k_1 : \{s_2\}] \text{ intersect } s_3[k_2 : \{s_2\}] \]

The expression \( s \) will match when the right hand and the left hand side of the \text{intersect} operator matches at the same time and also they correspond to the same start signal. The sequence expression \( s_1 \# \# [k_1 : \{s_2\}] \text{ intersect } s_3[k_2 : \{s_2\}] \) can take arbitrary large time to match after the arrival of a start signal and in the meanwhile there might be arbitrarily large number of matches of \( s_3[k_2 : \{s_2\}] \) corresponding to different start inputs and hence it is practically impossible to store which of these matches correspond to which start. Thus, when \( s_2 \) and \( s_3[k_2 : \{s_2\}] \) matches at the same time, it is impossible to determine if they correspond to the same start input implying \( s \) cannot be synthesized in bounded area.

\[ \text{first_match}(s_1 \# \# [k_1 : \{s_2\}] \text{ intersect } s_3[k_2 : \{s_2\}]) \]

This expression is not synthesizable because \( s_1 \# \# [k_1 : \{s_2\}] \text{ intersect } s_3[k_2 : \{s_2\}] \) is not synthesizable.

**Algorithm 4 (h) SynthUSE(s: USE)**

If \( s = s_1 \langle op \rangle s_2 \) where \( s_1 \) and \( s_2 \) are USE, we use \( M_1 \) and \( M_2 \) to denote SynthUSE(\( s_1 \)) and SynthUSE(\( s_2 \)) respectively.

**case s = s_1 \# \# [k_1 : \{s_2\}] s_2**

Let \( M_3 = \text{IDelayFSM}(k_1,S) \). \( M_1 \) identifies a match of \( s_1 \) and triggers \( M_3 \), which gives out a match \( k_1 \) cycles later and thereafter holds it high forever. The match of \( M_3 \) triggers the checking of \( M_2 \). \( M_2 \) identifies the match of \( s_2 \). The match output of \( M_2 \) is also the match output of the checker.

**case s = s_1[k_1 : \{s_2\}]**

Create \( k_1 \) copies of \( M_1 \) and connect them in a manner identical to the construction of \( s_1[k_1] \). The match output of the checker is connected with the match output of the \( k^{th} M_1 \) block. The output of \( k^{th} M_1 \) block is OR-ed with the output of the \( (k-1)^{th} M_1 \) block and connected with the start input of the \( k^{th} M_1 \) block. This connection ensures match of \( s \) due to match of \( s_1 \# [k] \) where \( k \geq k_1 \).

**case s = (s_1 \# [k_1 : \{s_2\}]) \text{ intersect } (s_3 \# [k_2 : \{s_2\}]**

Here we assume \( (s_1 \) and \( s_3 \) is synthesizable. The sequence expression will match when both \( s_2 \) and \( s_4 \) matches at the same time. However the two matches must correspond to the same start input. In order to check this, we introduce an extra redundancy in the checker in form of a checker for \( (s_1 \) and \( s_3 \). Note that for \( s \) to match \( s_1 \) and \( s_3 \) must match at some previous time. Let \( l \) be the minimum time required for \( s \) to match after \( s_1 \) and \( s_3 \) has matched. Here both \( s_1 \) and
 Keeping this intent in mind our synthesis algorithm is as follows: Let $M_1=\text{IDelayFSM}(k_1, S), M_2=\text{IDelayFSM}(k_2, S), M_3=\text{IDelayFSM}(k, S)$. The machine $M_3$ is triggered by a match of $s_1$ and $s_3$, a match of $M_2$ indicates that $s_1$ and $s_3$ have matched $l$ cycles earlier. The outputs of $M_2, M_3$ and $M_4$ are connected by an AND gate whose output comprise the final match output as shown in Fig 3.

case $s = (s_1[*k_1 : S]) \text{ intersect } (s_2[*k_2 : S])$

Here we assume that $s_1$ and $s_2$ are synthesizable. Let $l$ be the Lowest Common Multiple (LCM) of $\mathcal{L}(s_1)$ and $\mathcal{L}(s_2)$ and $k$ the smallest integer such that $(k \times l) \geq (k_1 \times \mathcal{L}(s_1))$ and $(k \times l) \geq (k_2 \times \mathcal{L}(s_2))$. Sequence expression $s$ (if matches) will match for the first time at time step $k \times l$. Subsequent matches for $s$ (if occurs) will arrive at time steps equal to multiple of $l$ after the first match. Keeping this intent in mind the checker is synthesized as follows: Let $n_1 = \frac{s_1}{\mathcal{L}(s_1)}, n_2 = \frac{s_2}{\mathcal{L}(s_2)}, n'_1 = \frac{1}{\mathcal{L}(s_1)}$ and $n'_2 = \frac{1}{\mathcal{L}(s_2)}$. Synthesize $n_1$ blocks of $M_1$ and $n_2$ blocks of $M_2$ and connect them as shown in Fig 4. The feedback loop from the $n_1^{th}$ $M_1$ block to the $(n_1 - n'_1 + 1)^{th}$ $M_1$ block and the $n_2^{th}$ $M_2$ block to the $(n_2 - n'_2 + 1)^{th}$ $M_2$ block is necessary to identify subsequent matches of $s$. The match output of the checker is connected with the match output of the $n_1^{th}$ $M_1$ and the $n_2^{th}$ $M_2$ block by an AND gate.

case $s = \text{first_match}(s')$

if(s’ is of the form $(s_1[*k_1 : S])$ or of the form $(s_1[*k_1 : S] or s_2[*k_2 : S])$

Replace $s_1[*k_1 : S]$ by $s[*k_1]$ and synthesize
endif

if $s' \equiv (s_1[*k_1 : S]) \text{ intersect } s_2[*k_2 : S])$

Replace $s_1[*k_1 : S]$ by $s_1[*k_1]$ and synthesize $l = \text{LCM}(\mathcal{L}(s_1), \mathcal{L}(s_2))$ and $k$ is the smallest integer such that $k \times l > k_1 \times \mathcal{L}(s_1) \forall i = 1, 2$ endif

case $s = \text{first_match}(s_1 [##[k_1 : S] ; s_2)$

Here we assume $s_2$ to be a SSE otherwise we use $F$ to decompose it into SSEs. Let $M_1 = \text{IDelayFSM}(k_1, S)$ and $l$ be the minimum time required for $s$ to match after a match of $s_1 (l = \mathcal{L}([##[k_1 : S] ; s_2)])$. Let $M_4 = \text{DelayFSM}(l - 1)$. The output of $M_4$ is connected to the input of a flipflop $F$. The sequence expression $s$ will match when $M_2$ matches and $F$ is high. The reset input of $F$ is asserted when $s$ matches but $M_4$ does not. The reset input ensures that there are no multiple matches for a single start. Fig 5 shows the above connection. It should be noted that if $s_1$ contains unbounded temporal operators then we will synthesize $M_1$ to be a checker for recognizing first_match($s_1$) instead of $s_1$.

case $s \equiv \text{first_match}(s_1 [##[k_1 : S] ; s_2) \text{ intersect } (s_3 [##[k_2 : S] ; s_4))$

The synthesis of this checkers is almost the same as the synthesis of $(s_1[*k_1 : S]) \text{ intersect } (s_2[*k_2 : S])$. The only differences are that we change $M_3$ to DelayFSM(I-1) and store the output of $M_2$ in a flipflop $F$. The reset input of $F$ is asserted when there is a match of $s$ but no match of $M_5$. The reset input ensures that there are no multiple matches for a single start. Fig 6 shows the above connection.

Until now we have only provided algorithms to synthesize checkers for sequence expressions which asserts match when the sequence expression matches. But how to identify the fall? We have solved this problem as follows. Given a sequence expressions $s$ we create a checkers corresponding to not $s$ such that the match of not $s$ correspond to a fail of $s$. Below we provide the rules to generate not $s$ from $s$.

1. not(exp) ≡ ¬exp // Where exp is Boolean expression.
2. not($s_1 ## k_2 ; s_2) ≡ \text{not}(s_1) \text{ or } s_1 \text{ not}(s_2)$
3. not($s_1 [##[k_1 ; k_2] ; s_2) ≡ \text{not}(s_1) \text{ or } s_1 [## k_1 \text{ not}(s_2) \text{ and } \#\# \text{ not}(s_2)\text{ and } \#\# \text{ not}(s_2 - k_1 \text{ not}(s_2))$)
4. not($s_1 [##[k_1 : S] ; s_2) ≡ \text{not}(s_1) \text{ or } s_1 [## k_1 = \text{not}(s_1)$
5. not($s_1 [## k_1 = \text{not}(s_1) \text{ or } s_1 [## k_1 \text{ not}(s_1[*k_1 - 1)]))$
6. not($s_1 [##[k_1 : S] ; s_2) ≡ \text{not}(s_1[*k_1])$
7. not($\text{first_match}(s) ≡ \text{not}(s)$
8. not($s_1 \text{ or } s_2) \equiv \text{not}(s_1) \text{ or } \text{not}(s_2)$
9. not($s_1 \text{ intersect } s_2) \equiv \text{not}(s_1) \text{ or } \text{not}(s_2)$, $s_1$ and $s_2$ are SSE.
10. not ($s_1 [##[k_1 : S] ; s_2) \text{ intersect } (s_2 [##[k_2 : S]) \equiv \text{not}(s_1) \text{ or } \text{not}(s_2) \text{ or } \text{not}(s_1 [##[k_1 ; l_1] \text{ intersect } s_2 [##[l_2])$, Where, $l_1 = \text{LCM}(\mathcal{L}(s_1), \mathcal{L}(s_2)), l_2 = l_1 \times \text{LCM}(\mathcal{L}(s_1), \mathcal{L}(s_2))$

$N$ is the smallest integer such that $N \times \text{LCM}(\mathcal{L}(s_1), \mathcal{L}(s_2))$ is greater than both $k_1 \times \mathcal{L}(s_1)$ and $k_2 \times \mathcal{L}(s_2)$.

4. SVA Property Synthesis

We synthesize all the sequence expression blocks of a given SVA property, and then use these blocks to synthesize the property. The following algorithm outlines our methodology for synthesizing SVA properties using the blocks for the sequence expressions (given by Algorithms SynthSSE, SynthISE, SynthCSE and SynthUSE).
Algorithm 5 (b) SynthSVA( p: SVA property )

case $p = (clk \exp) \text{disable} if \ exp [not] s_1 \implies [not] s_2$

Let $M_1 = \text{SynthSVA}(s_1)$, $M_2 = \text{SynthSVA}(s_2)$, $M_3 = \text{SynthSVA}(\exp)$ and $M_4 = \text{SynthSVA}(not(s_1))$. If $M_3$ matches then the property evaluation stops and a match is given to the output. Stopping a evaluation is achieved by connecting the match output of $M_4$ with the reset input of $M_1, M_2$ and $M_4$. A match of $M_4$ makes the property match vacuously. The property is synthesized by interconnecting the blocks $M_1, M_2, M_3$ and $M_4$ as shown in Fig 7(a). The property will fail(F) when $s_1$ matches but $s_2$ fails. In order to identify the fail of the property we synthesize a new block $M_5=\text{SynthSVA}(not(s_2))$ and then connect $M_1, M_3, M_4$ as shown in Fig 7(b).

case $p = (clk \exp) \text{disable} if \ exp [not] s_1 \implies [not] s_2$ Synthesis of this property is identical to that of the previous one except that the blocks corresponding to $s_1$ and $s_2$ are connected through a DelayFSM(1) instead of a wire.

If the not operator is present before a sequence expression $s$, then we synthesize not($s$) instead of $s$.

5. Results

Our tool decomposes a given set of properties into the basic sequence expression blocks and translates them into synthesizable Verilog. The tool implements the interconnections between these blocks by instantiating these basic blocks within higher-level modules.

We used an industry standard Assertion based verification IP for the ARM AMBA AHB [1] as a case study. We synthesized the assertions in this suite and simulated this code along with the models for the AMBA AHB models using the Synopsys VCS simulator. We compared the output of this simulation with the output of VCS simulation of the same models with the assertion monitoring done by the Synopsys OVA checker. The outputs were identical, indicating that the synthesis produced the correct monitors. Curiously, we found that VCS was able to simulate the synthesized checkers faster than the OVA checker. Table 1 compares the run times for the AMBA AHB master, slave and arbiter properties. The table also shows the number of inputs and outputs of the AHB interfaces, and the number of assertions in the VIP.

We then used the Synopsys Design Compiler [10] to estimate the area required by the checkers using the 0.18µ Synopsys library. The table shows the number of ports, nets, and cells used by our circuits, along with the total combinational and sequential area. The last column in this table shows that the area overhead for the on-chip checkers is quite modest for a VIP which is quite complex by industry standards.

<table>
<thead>
<tr>
<th>Circuit Module</th>
<th>No of inputs</th>
<th>No of outputs</th>
<th>No of assertions</th>
<th>Time OVA(s)</th>
<th>Time OUR(s)</th>
</tr>
</thead>
<tbody>
<tr>
<td>master</td>
<td>11</td>
<td>9</td>
<td>14</td>
<td>1.4</td>
<td>1.12</td>
</tr>
<tr>
<td>slave</td>
<td>13</td>
<td>4</td>
<td>6</td>
<td>1.2</td>
<td>1.09</td>
</tr>
<tr>
<td>arbiter</td>
<td>14</td>
<td>3</td>
<td>8</td>
<td>1.29</td>
<td>1.19</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Circuit Module</th>
<th>#ports</th>
<th>#nets</th>
<th>#cells</th>
<th>Area</th>
<th>% increase in Area</th>
</tr>
</thead>
<tbody>
<tr>
<td>master</td>
<td>5</td>
<td>44</td>
<td>41</td>
<td>9000</td>
<td>15%</td>
</tr>
<tr>
<td>slave</td>
<td>6</td>
<td>32</td>
<td>21</td>
<td>4300</td>
<td>8%</td>
</tr>
<tr>
<td>arbiter</td>
<td>5</td>
<td>36</td>
<td>31</td>
<td>2150</td>
<td>12%</td>
</tr>
</tbody>
</table>

Table 1. Experimental Results on AHB

Acknowledgments

Pallab Dasgupta and P.P.Chakrabarti acknowledge the Department of Science & Technology, Govt. of India for the partial support of this work.

References