DATE 2016 Best Papers                                                                         

  The DATE 2016 Best Papers   Best Paper Award Nominations

DATE Best Paper Awards

Each year the Design, Automation and Test in Europe Conference presents awards to the authors of the best papers. The selection is performed by the award committee.


The DATE 2016 best papers are:


D Track
UTILIZING MACROMODELS IN FLOATING RANDOM WALK BASED CAPACITANCE EXTRACTION
Wenjian Yu1, Bolong Zhang1, Chao Zhang1, Haiquan Wang1, Luca Daniel2
1Tsinghua University, 2Massachusetts Institute of Technology (MIT)


A Track
OTEM: OPTIMIZED THERMAL AND ENERGY MANAGEMENT FOR HYBRID ELECTRICAL ENERGY STORAGE IN ELECTRIC VEHICLES
Korosh Vatanparvar and Mohammad Al Faruque
University of California, Irvine


T Track
MODELING FABRICATION NON-UNIFORMITY IN CHIP-SCALE SILICON PHOTONIC INTERCONNECTS
Mahdi Nikdast1, Gabriela Nicolescu2, Jelena Trajkovic3, Odile Liboiron-Ladouceur4
1Polytechnique Montréal and McGill University, 2Polytechnique Montréal, 3Concordia University, 4McGill University


E Track
PROBABILISTIC WCET ESTIMATION IN PRESENCE OF HARDWARE FOR MITIGATING THE IMPACT OF PERMANENT FAULTS
Damien Hardy1, Isabelle Puaut1, Yiannakis Sazeides2
1University of Rennes 1/IRISA, 2University of Cyprus


Best Paper Award Nominations


D Track
A HOLISTIC TRI-REGION MLC STT-RAM DESIGN WITH COMBINED PERFORMANCE, ENERGY, AND RELIABILITY OPTIMIZATIONS”
Wujie Wen1, Mengjie Mao2, Hai Li2, Yiran Chen2, Yukui Pei3, Ning Ge3
1Florida International University, 2University of Pittsburgh, 3Tsinghua University


PARETO FRONT ANALOG LAYOUT PLACEMENT USING SATISFIABILITY MODULO THEORIES
Sherif Saif1, Mohamed Dessouky2, M. Watheq El-Kharashi3, Hazem Abbas4, Salwa Nassar1
1Electronics Research Institute, 2Mentor Graphics Corporation, 3Faculty of Engineering, Ain Shams University, 4Faculty of Media Engineering & Technology, GUC


A RECONFIGURABLE HETEROGENEOUS MULTICORE WITH A HOMOGENEOUS ISA
Jeckson Dellagostin Souza1, Luigi Carro2, Mateus Beck Rutzig3, Antonio Carlos Schneider Beck Filho1
1Universidade Federal do Rio Grande do Sul, 2Universidade Federal do Rio Grande do Sul(UFRGS), 3Universidade Federal de Santa Maria


BUFFERED COMPARES: EXCAVATING THE HIDDEN PARALLELISM INSIDE DRAM ARCHITECTURES WITH LIGHTWEIGHT LOGIC”
Jinho Lee, Jung Ho Ahn, Kiyoung Choi
Seoul National University


BUILT-IN TEST OF MILLIMETER-WAVE CIRCUITS BASED ON NON-INTRUSIVE SENSORS
Athanasios Dimakos1, Haralampos-G. Stratigopoulos2, Alexandre Siligaris3, Salvador Mir1, Emeric De Foucauld3
1Université Grenoble Alpes, CNRS, TIMA, 2Sorbonne Universités, UPMC, 3CEA-Leti


FORMAL VERIFICATION OF INTEGER MULTIPLIERS BY COMBINING GRÖBNER BASIS WITH LOGIC REDUCTION
Amr Sayed Ahmed1, Daniel Grosse1, Ulrich Kühne1, Mathias Soeken1, Rolf Drechsler2
1University of Bremen, 2University of Bremen/DFKI


A Track
TOTAL: TRNG ON-THE-FLY TESTING FOR ATTACK DETECTION USING LIGHTWEIGHT HARDWARE
Bohan Yang1, Vladimir Rozic1, Nele Mentens1, Wim Dehaene2, Ingrid Verbauwhede1
1KU Leuven, 2KU Leuven and IMEC


T Track
PRE-BOND TESTING OF THE SILICON INTERPOSER IN 2.5 D ICS
Ran Wang1, Zipeng Li1, Sukeshwar Kannan2, Krishnendu Chakrabarty1
1Duke University, 2Global Foundries Inc.


INEXACT DESIGNS FOR APPROXIMATE LOW POWER ADDITION BY CELL REPLACEMENT
Haider A.F. Almurib1, Nandha Kumar Thulasiraman1, Fabrizio Lombardi2
1The University of Nottingham, 2Northeastern University